Aim: Simulation of 5 stage or 4 stage or 3 stage Pipelining.

Description:

A 4-stage pipeline is a Common architectural design मात्रा used in processors and digital systems to improve उत्परि profermance by overlapping the execution of multiple न्दा instruction or operation. Each stage in the pipeline performs a specific task, and data flows through these stages in 11 a sequential fasion.

## stages of pipeline:

f) Fetch Stage

-> The processor retrives the next instruction or data from the memory.

2) De Code Stage

-> The fetched instruction is decoded to determine in the operation to be performed and the operand involved.

3) Execution Stage

-> The decoded instruction is executed, and the operation specified by the instruction is performed on the operands.

4) Writeback Stage

- The result of the executed operation is written back to the appropriate destination.

A simple diagram illustrating the 4-stage pipeline is shown below:

ग्याः

अस रु ट

100 मा

Fetch
Instruction/Data

ससेका थिए

Decoded Instruction

Execution Result

Writeback Result

fig: 4-stage pipline

HDL COJE

in i emplement Booth addition and subtraction of 10 mplement 2's complement data using C.

Description:

The algorithm for adding and subtracting two binary numbers in signed 2's complement representation is shown in flowchart below.

The sum is obtained by adding the contents of Ac and BR. The overflow bit vis set to 1 if the XOR of the last two carries 1, and it is cleared to 0 otherwise.

The subtraction operation is accomplished by adding the contents of A ( to the 2's complement of BR. Taking 2's Complement of BR has the effect of charging a positive number to gregative.

Add in AC Added in BR ACEACH BR Veroverflow



fig: flowchart for adding & sultracting number in pg.42



Mi simulate booth Multiplication Misteriptson: Stort A = 0, g-1 + 0 M = Multiplicand g = Multiplier count -C 10 30,0-1 A-A-M 00 11 Arithmetic shift Right: A, Q, g-1 Count - Count-1 NIO Count=02 fig: flow chart of booth multiplication.

पाता